May 2, 2024
Abbas Rezaei

Abbas Rezaei

Academic rank: Assistant professor
Address:
Education: Ph.D in Electrical engineering
Phone: 083-38305001
Faculty: Faculty ofٍٍ Electrical Engineering

Research

Title
Multiplierless low‐cost implementation of Hindmarsh–Rose neuron model in case of large‐scale realization
Type Article
Keywords
CNS FPGA, HR, neuron
Researchers Saeed haghiri، Salah I. Yahya، Abbas Rezaei، Arash Ahmadi

Abstract

Implementation of neural networks in case of hardware helps us to understand the different parts of the human brain operation, using artificial intelligence (AI). This paper presents a new model of the Hindmarsh–Rose (HR) Neuron that is based on basic polynomial functions called Nyquist-look up table-Hindmarsh–Rose (N-LUT-HR) based on an accurate sampling of the original model. The proposed approach is investigated in terms of its digital realization feasibility. According to high matching between the original and proposed terms, it is showed that the new modified model can follow all spiking patterns of primary model with low-error computations. In hardware case, the proposed and original models are implemented on Xilinx FPGA XC2VP30 chip to validate different aspects of the simulation results. Hardware results demonstrate that our model regenerates the desired patterns in low-cost and high-frequency (speed-up) in comparison with the other similar works. Overall saving in FPGA resources show that this new model is capable of being used in large-scale networks in case of minimum required resources (FPGA costs). In addition, the analysis of hardware indicates that the new circuits can work in a maximum frequency of 123 MHz with 98.25% saving in FPGA costs (resources utilization of FPGA).